个性化文献订阅>期刊> Applied Physics Letters
 

Effects of back interface trap states on the fully depleted strained-silicon-on-insulator capacitorless single transistor dynamic random access memory cells

  作者 Kim, MS; Cho, WJ  
  选自 期刊  Applied Physics Letters;  卷期  2010年97-15;  页码  152105-152105  
  关联知识点  
 

[摘要]A series of systematic experiments were carried out to investigate the effects of silicon back interface state density between silicon channel layer and buried oxide layer on the memory characteristics. The back interface states of fully depleted strained-silicon-on-insulator (FD sSOI) substrate were intentionally generated by controlling the temperature of rapid thermal annealing (RTA) process and the amount of back interface trap was evaluated by using the backgated metal-oxide-semiconductor field-effect transistor method. As a result, the trap density of back interface increased with RTA temperature, which causes the degradation of FD sSOI single transistor dynamic random access memory. (c) 2010 American Institute of Physics. [doi:10.1063/1.3494262]

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内