个性化文献订阅>期刊> IEEE Transactions on Computers
 

High-Performance Hardware Architectures for Galois Counter Mode

  作者 Satoh, A; Sugawara, T; Aoki, T  
  选自 期刊  IEEE Transactions on Computers;  卷期  2009年58-7;  页码  917-930  
  关联知识点  
 

[摘要]Various high-performance hardware architectures for Galois Counter Mode (GCM) in conjunction with various Advanced Encryption Standard (AES) circuits and multiplier-adders are proposed. A total of 17 GCM-AES circuits were synthesized by using a 130-nm CMOS standard cell library, and the trade-offs between speed and hardware resources were evaluated. Our flexible architectures achieved a wide variety of performances from compact (2.56 Gbps with 34.5 Kgates) to high speed (62.6 Gbps with 979.3 Kgates). All of our architectures support key sizes of 128, 192, and 256 bits, while only one previous approach does. Even with variable-length key support, our architecture also achieved the highest hardware efficiency (defined as throughput per gate) among the designs using the same generation of process technology.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内