个性化文献订阅>期刊> IEEE Transactions on Computers
 

Process Variation-Aware Adaptive Cache Architecture and Management

  作者 Mutyam, M; Wang, F; Krishnan, R; Narayanan, V; Kandemir, M; Xie, Y; Irwin, MJ  
  选自 期刊  IEEE Transactions on Computers;  卷期  2009年58-7;  页码  865-877  
  关联知识点  
 

[摘要]Fabricating circuits that employ ever-smaller transistors leads to dramatic variations in critical process parameters. This in turn results in large variations in execution/access latencies of different hardware components. This situation is even more severe for memory components due to minimum-sized transistors used in their design. Current design methodologies that are tuned for the worst case scenarios are becoming increasingly pessimistic from the performance angle, and thus, may not be a viable option at all for future designs. This paper makes two contributions targeting on-chip data caches. First, it presents an adaptive cache management policy based on nonuniform cache access. Second, it proposes a latency compensation approach that employs several circuit-level techniques to change the access latency of select cache lines based on the criticalities of the load instructions that access them. Our experiments reveal that both these techniques can recover significant amount of the lost performance due to worst case designs.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内