个性化文献订阅>期刊> IEEE Transactions on Computers
 

An instruction throughput model of superscalar processors

  作者 Taha, TM; Wills, DS  
  选自 期刊  IEEE Transactions on Computers;  卷期  2008年57-3;  页码  389-403  
  关联知识点  
 

[摘要]Advances in semiconductor technology enable larger processor design spaces, leading to increasingly complex systems. At an initial stage, designers must evaluate many architecture design points to achieve a suitable design. Currently, most architecture exploration is performed using cycle accurate simulators. Although accurate, these tools are slow, thus limiting a comprehensive design search. The vast design space of today's complex processors and time to market economic pressures motivate the need for faster architectural evaluation methods. This paper presents a superscalar processor performance model that enables rapid exploration of the architecture design space for superscalar processors. It supplements current design tools by quickly identifying promising areas for more thorough and time consuming exploration with traditional tools. The model estimates the instruction throughput of a superscalar processor based on early architectural design parameters and application properties. It has been validated with the SimpleScalar out-of-order simulator. The core of the model, which executes 1.6 million times faster, produces instruction throughput estimates that are with within 5.5 percent of the corresponding SimpleScalar values.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内