个性化文献订阅>期刊> IEEE Transactions on Computers
 

SD-MAC: Design and synthesis of a hardware-efficient collision-free QoS-aware MAC protocol for wireless Network-on-Chip

  作者 Zhao, D; Wang, Y  
  选自 期刊  IEEE Transactions on Computers;  卷期  2008年57-9;  页码  1230-1245  
  关联知识点  
 

[摘要]To bridge the widening gap between computation requirements and communication efficiency faced by gigascale heterogeneous SoCs in the upcoming ubiquitous era, a new on-chip communication system, dubbed Wireless Network- on- Chip (WNoC), is introduced by using the recently developed CMOS UWB wireless interconnect technology. In this paper, a synchronous and distributed medium access control (SD-MAC) protocol is designed and implemented. Tailored for WNoC, SD-MAC employs a binary countdown approach to resolve channel contention between RF nodes. The receiver_ select_ sender mechanism and hidden terminal elimination scheme are proposed to increase the throughput and channel utilization of the system. Our simulation study shows the promising performance of SD-MAC in terms of throughput, latency, and network utilization. We further propose a QoS- aware SD- MAC to ensure the serviceability of the entire system and to improve the bandwidth utilization. As a major component of simple and compact RF node design, a MAC unit implements the proposed SD- MAC that guarantees correct operation of synchronized frames while keeping overhead low. The synthesis results demonstrate several attractive features such as high speed, low power consumption, good scalability, and low area cost.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内