个性化文献订阅>期刊> IEEE Transactions on Computers
 

Pipelining Saturated Accumulation

  作者 Papadantonakis, K; Kapre, N; Chan, S; Dehon, A  
  选自 期刊  IEEE Transactions on Computers;  卷期  2009年58-2;  页码  208-219  
  关联知识点  
 

[摘要]Aggressive pipelining and spatial parallelism allow integrated circuits (e. g., custom VLSI, ASICs, and FPGAs) to achieve high throughput on many Digital Signal Processing applications. However, cyclic data dependencies in the computation can limit parallelism and reduce the efficiency and speed of an implementation. Saturated accumulation is an important example where such a cycle limits the throughput of signal processing applications. We show how to reformulate saturated addition as an associative operation so that we can use a parallel-prefix calculation to perform saturated accumulation at any data rate supported by the device. This allows us, for example, to design a 16-bit saturated accumulator which can operate at 280 MHz on a Xilinx Spartan-3 (XC3S-5000-4) FPGA, the maximum frequency supported by the component's DCM.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内