个性化文献订阅>期刊> IEEE Transactions on Computers
 

Replacing Associative Load Queues: A Timing-Centric Approach

  作者 Castro, F; Noor, R; Garg, A; Chaver, D; Huang, MC; Pinuel, L; Prieto, M; Tirado, F  
  选自 期刊  IEEE Transactions on Computers;  卷期  2009年58-4;  页码  496-511  
  关联知识点  
 

[摘要]One of the main challenges of modern processor design is the implementation of a scalable and efficient mechanism to detect memory access order violations as a result of out-of-order execution. Traditional age-ordered associative load queues are complex, inefficient, and power hungry. In this paper, we introduce two new dependence checking schemes with different design tradeoffs, but both explicitly rely on timing information as a primary instrument to rule out dependence violation. Our timing-centric designs operate at a fraction of the energy cost of an associative LQ and achieve the same functionality with an insignificant performance impact on average. Studies with parallel benchmarks also show that they are equally effective and efficient in a chip-multiprocessor environment.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内