个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

Leakage Current Reduction Using Subthreshold Source-Coupled Logic

  作者 Tajalli, A; Leblebici, Y  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-5;  页码  374-378  
  关联知识点  
 

[摘要]The performance of subthreshold source-coupled logic (STSCL) circuits for ultra-low-power applications is explored. It is shown that the power consumption of STSCL circuits can be reduced well below the subthreshold leakage current of static CMOS circuits. STSCL circuits exhibit a better power-delay performance compared with their static CMOS counterparts in situations where the leakage current constitutes a significant part of the power dissipation of static CMOS gates. The superior control on power consumption, in addition to the lower sensitivity to the process and supply voltage variations, makes the STSCL topology very suitable for implementing ultra-low-power low-frequency digital systems in modern nanometer-scale technologies. An analytical approach for comparing the power-delay performance of these two topologies is proposed.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内