个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

Designing an Ultralow-Voltage Phase-Locked Loop Using a Bulk-Driven Technique

  作者 Lo, YL; Yang, WB; Chao, TS; Cheng, KH  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-5;  页码  339-343  
  关联知识点  
 

[摘要]This brief describes an ultralow-voltage phase-locked loop (PLL) using a bulk-driven technique. The architecture of the proposed PLL employs the bulk-input technique to produce a voltage-controlled oscillator (VCO) and the forward-body-bias scheme to produce a divider. This approach effectively reduces the threshold voltage of the MOSFETs, enabling the PLL to be operated at an ultralow voltage. The chip is fabricated in a 0.13-mu m standard CMOS process with a 0.5-V power supply voltage. The measurement results demonstrate that this PILL can operate from 360 to 610 MHz with a 0.5-V power supply voltage. At 550 MHz, the measured root-mean-square jitter and peak-to-peak jitter are 8.01 and 56.36 ps, respectively. The total power consumption of the PLL is 1.25 mW, and the active die area of the PLL is 0.04 mm(2).

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内