个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

Discrete-Dopant-Induced Timing Fluctuation and Suppression in Nanoscale CMOS Circuit

  作者 Li, YM; Hwang, CH; Li, TY  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-5;  页码  379-383  
  关联知识点  
 

[摘要]As the dimensions of semiconductor devices continue to be reduced, device fluctuations have become critical to determining the accuracy of timing in circuits and systems. This brief studies the discrete-dopant-induced timing characteristic fluctuations in 16-nm-gate complementary metal-oxide-semiconductor (CMOS) circuits using a 3-D "atomistic" coupled device-circuit simulation. The accuracy of the simulation has been confirmed by using the experimentally calibrated transistor physical model. For a 1.6-nm-gate CMOS inverter, 3.5%, 2.4%, 18.3%, and 13.2% normalized fluctuations in the rise time, fall time, high-to-low delay time, and low-to-high delay time, respectively, are found. Random dopants may cause significant timing fluctuations in the studied circuits. Suppression approaches that are based on the circuit and device design viewpoints are implemented to examine the associated characteristic fluctuations. The use of shunted transistors in the circuit provides similar suppression to the use of a device with doubled width. However, both approaches increase the chip area. To eliminate the need to increase the chip area, channel engineering approaches (vertical and lateral) are proposed, and their effectiveness in reducing the timing fluctuation is demonstrated.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内