个性化文献订阅>期刊> IEEE Transactions on Computers
 

On Modulo 2(n)+1 Adder Design

  作者 Vergos, HT; Dimitrakopoulos, G  
  选自 期刊  IEEE Transactions on Computers;  卷期  2012年61-2;  页码  173-186  
  关联知识点  
 

[摘要]Two architectures for modulo 2(n) + 1 adders are introduced in this paper. The first one is built around a sparse carry computation unit that computes only some of the carries of the modulo 2(n) + 1 addition. This sparse approach is enabled by the introduction of the inverted circular idempotency property of the parallel-prefix carry operator and its regularity and area efficiency are further enhanced by the introduction of a new prefix operator. The resulting diminished-1 adders can be implemented in smaller area and consume less power compared to all earlier proposals, while maintaining a high operation speed. The second architecture unifies the design of modulo 2(n) +/- 1 adders. It is shown that modulo 2(n) + 1 adders can be easily derived by straightforward modifications of modulo 2(n) - 1 adders with minor hardware overhead.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内