个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

Decoder Design for RS-Based LDPC Codes

  作者 Sha, J; Lin, J; Wang, ZF; Li, L; Gao, ML  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-9;  页码  724-728  
  关联知识点  
 

[摘要]This brief studies very large-scale integration (VLSI) decoder architectures for RS-based low-density parity-check (LDPC) codes, which are a special class of LDPC codes based on Reed-Solomon codes. The considered code ensemble is well known for its excellent error-correcting performance and has been selected as the forward error correction coding scheme for 10GBase-T systems. By exploiting the shift-structured properties hidden in the algebraically generated parity-check matrices, novel decoder architectures are developed with significant advantages of high level of parallel decoding, efficient usage of memory, and low complexity of interconnection. To demonstrate the effectiveness of the proposed techniques, we completed a high-speed decoder design for a (2048, 1723) regular RS-LDPC code, which achieves 10-Gb/s throughput with only 820 000 gates. Furthermore, to support all possible RS-LDPC codes, two special cases in code construction are considered, and the corresponding extensions of the decoder architecture are investigated.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内