个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

Corrections to "VLSI Design of Diminished-One Modulo 2(n)+1 Adder Using Circular Carry Selection"

  作者 Juang, TB; Tsai, MY; Chiu, CC  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-3;  页码  260-261  
  关联知识点  
 

[摘要]In a recent paper by Lin and Sheu, the authors have proposed a new circular-carry-selection technique that is applied in the design of an efficient diminished-one modulo 2(n) + 1 adder. The proposed modulo adder in the aforementioned paper consists of a dual-sum carry look-ahead (DS-CLA) adder, a circular carry generator, and a multiplexer, which can reduce both area-time (AT) and time-power (TP) products compared with previous modulo adders. However, in our investigation, there will be incorrect results on the calculation of modulo addition because the carry-in of the DS-CLA adder is equal to zero. To remedy this drawback, we propose the corrected architecture of the DS-CLA adder based on the equations proposed in the aforementioned paper, which can perform correct modulo addition. The complexity of the corrected architecture is almost the same as the one proposed by Lin and Sheu but with less area cost, which can also have the same merits of both AT and TP products.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内