个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

Efficient Shuffle Network Architecture and Application for WiMAX LDPC Decoders

  作者 Lin, J; Wang, ZF; Li, L; Sha, J; Gao, ML  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-3;  页码  215-219  
  关联知识点  
 

[摘要]In this briefs a new algorithm that can efficiently generate all the control signals for the shuffle network used in flexible low-density parity-check (LDPC) decoders is proposed. Employing the proposed algorithm, the hardware complexity of the controller of shuffle networks using the Benes network structure can be significantly reduced. In addition, a low-complexity reconfigurable shuffle network architecture for flexible LDPC decoders is developed. Both the Benes network and the controller can be tailored to fit specific applications. Consequently, an efficient shuffle network for WiMAX LDPC decoders is presented. Synthesis results demonstrate that with the SMIC 0.18-mu m complementary metal-oxide-semiconductor process, the total gate count of the proposed shuffle network is only 16000. The area saving is between 26.6% and 71.1% compared to related works in the literature.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内