个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

A Phase-Locked Loop With Self-Calibrated Charge Pumps in 3-mu m LTPS-TFT Technology

  作者 Lin, WM; Liu, SI; Kuo, CH; Li, CH; Hsieh, YJ; Liu, CT  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-2;  页码  142-146  
  关联知识点  
 

[摘要]A phase-locked loop (PLL) with self-calibrated charge pumps (CPs) has been fabricated in a 3-mu m low-temperature polysilicon thin-film transistor (LTPS-TFT) technology. A voltage scaler and self-calibrated CPs are used to reduce the static phase error, reference spur, and jitter of an LTPS-TFT PLL. This PLL operates from 5.6 to 10.5 MHz at a supply of 8.4 V. Its area is 18.9 mm(2), and it consumes 7.81 mW at 10.5 MHz. The measured static phase error without and with calibration is 80 and 6.56 ns, respectively, at 10.5 MHz. The measured peak-to-peak jitter without and with calibration is 3.573 and 2.834 ns, respectively. The measured reference spur is -26.04 and -30.2 dBc without and with calibration, respectively. The measured maximal locked time is 1.75 ms.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内