个性化文献订阅>期刊> IEEE Transactions on Computers
 

A Counter Architecture for Online DVFS Profitability Estimation

  作者 Eyerman, S; Eeckhout, L  
  选自 期刊  IEEE Transactions on Computers;  卷期  2010年59-11;  页码  1576-1583  
  关联知识点  
 

[摘要]Dynamic voltage and frequency scaling (DVFS) is a well known and effective technique for reducing power consumption in modern microprocessors. An important concern though is to estimate its profitability in terms of performance and energy. Current DVFS profitability estimation approaches, however, lack accuracy or incur runtime performance and/or energy overhead. This paper proposes a counter architecture for online DVFS profitability estimation on superscalar out-of-order processors. The counter architecture teases apart the fraction of the execution time that is susceptible to clock frequency versus the fraction that is insusceptible to clock frequency. By doing so, the counter architecture can accurately estimate the performance and energy consumption at different V/f operating points from a single program execution. The DVFS counter architecture estimates performance, energy consumption, and energy-delay-squared-product ((EDP)-P-2) within 0.2, 0.5, and 0.8 percent on average, respectively, over a 4x frequency range. Further, the counter architecture incurs a small hardware cost and is an enabler for online DVFS scheduling both at the intracore as well as at the intercore level in a multicore processor.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内