个性化文献订阅>期刊> IEEE Transactions on Computers
 

A Floating-Point Unit for 4D Vector Inner Product with Reduced Latency

  作者 Kim, D; Kim, LS  
  选自 期刊  IEEE Transactions on Computers;  卷期  2009年58-7;  页码  890-901  
  关联知识点  
 

[摘要]This paper presents the algorithm and implementation of a new high-performance functional unit for floating-point four-dimensional vector inner product (4D dot product; DP4), which is most frequently performed in 3D graphics application. The proposed IEEE-compliant DP4 unit computes Z = AB + CD + EF + GH in one path and keeps the intermediate rounding by IEEE-754 rounding to nearest even. The intermediate rounding is merged with shift alignment, and intermediate carry-propagated addition and normalization are omitted to reduce latency in the proposed architecture. The proposed DP4 unit is implemented with 0.18-mu m CMOS technology and has 12.8-ns critical path delay, which is reduced by 45.5 percent compared to a previous DP4 implementation using discrete multipliers and adders. The proposed DP4 unit also reduces the cycle time of 3D graphics applications by 12.4 percent on the average compared to the usual 3D graphics FPU based on four-way multiply-add-fused units.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内