个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

A Low-Power Integrated Circuit for Interaural Time Delay Estimation Without Delay Lines

  作者 Chacon-Rodriguez, A; Martin-Pirchio, F; Sanudo, S; Julian, P  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-7;  页码  575-579  
  关联知识点  
 

[摘要]A low-power IC for the estimation of the delay between two infinitely clipped (digital) signals is designed and implemented in a 0.35-mu m standard CMOS technology. The proposed circuit is based on a sliding-mode control system and does not need past values of the inputs, which are usually stored using chains of digital registers or analog delay lines and significantly increase the power consumption. The IC is intended to work in ultralow-power miniature sensor network nodes performing localization in the audio range [20, 1000] Hz, as part of a forest environmental protection network. Power dissipation results show a core power consumption of 1.04 mu W at 3.3 V and only 282 nW at 1.8 V-in both cases with a clock frequency of 200 kHz. The circuit is fully operative and was successfully tested on field as part of a low-power bearing sensor unit.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内