个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

A Highly Efficient Cipher Processor for Dual-Field Elliptic Curve Cryptography

  作者 Lai, JY; Huang, CT  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-5;  页码  394-398  
  关联知识点  
 

[摘要]This brief presents a high-throughput dual-field elliptic-curve-cryptography (ECC) processor that features all ECC functions with the programmable field and curve parameters over both the prime and binary fields. The proposed architecture is parallel and scalable. Using 0.13-mu m CMOS technology, the core size of the processor is 1.44 mm(2). The measured results show that our ECC processor can perform one 160-bit point scalar multiplication with coordinate conversion over the prime field in 608 mu s at 121 MHz with only 70.0 mW and the binary field in 372 mu s at 146 MHz with 82.1 mW. The ECC processor chip outperforms other ECC hardware designs in terms of functionality, scalability, performance, cost effectiveness, and power consumption. In addition, the system analysis shows that our design is very efficient, compared with the software implementation for realistic security applications.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内