个性化文献订阅>期刊> IEEE Transactions on Circuits and Systems II
 

Data Bus Inversion in High-Speed Memory Applications

  作者 Hollis, TM  
  选自 期刊  IEEE Transactions on Circuits and Systems II;  卷期  2009年56-4;  页码  300-304  
  关联知识点  
 

[摘要]Efforts to reduce high-speed memory interface power have led to the adoption of data bus inversion or bus-invert coding. This study compares two popular algorithms, which seek to limit the number of simultaneously transitioning signals and bias the state of transmitted data toward a preferred binary level, respectively. A new algorithm, which provides a compromise between transition frequency and preferred signal level, is proposed, and the three algorithms are compared in terms of their impact on power consumption, power supply noise reduction, and general signal integrity enhancement when used in conjunction with a variety of link topologies.

 
      被申请数(0)  
 

[全文传递流程]

一般上传文献全文的时限在1个工作日内